

## DAYANANDA SAGAR COLLEGE OF ENGINEERING DEPARTMENT OF ELECTRONICS AND COMMUNICATION

Mini Project Work (18EC6ICMPR)

Presentation on

# LDPC Decoding for FPGA Implementation using Min Sum Algorithm

By:

BATCH NO. - B6

1DS18EC091 Sudhamshu B N

1DS18EC093 Sumanth B P

1DS18EC094 Suprith N

1DS18EC075 Ramesh C S

Under the guidance of

Prof. R. Santosh Kumar

Assistant Professor, Dept. of ECE

## **CONTENTS**



- 1. Introduction
- 2. Literature survey
- 3. Methodology
- 4. Block diagram
- 5. Implementation
- 6. Results
- 7. Applications/Future scope
- 8. Conclusion
- 9. References

## INTRODUCTION



### **Low Density Parity Check**

### **Low-density**

H is a sparse matrix (i.e. the number of '1's is much lower than the number of '0's). It is the sparseness of H that guarantees the low computing complexity.

### **Parity-check**

LDPC codes are represented by a parity-check matrix H, where H is a binary matrix that must satisfy cH' = 0, where c is a codeword.

## **INTRODUCTION**



### Regular codes

The conditions to be satisfied in the construction of the parity-check matrix H of a binary regular LDPC code are:

- The corresponding parity-check matrix H should have a fixed column weight wc .
- The corresponding parity-check matrix H should have a fixed row weight wr.
- The number of "l"s between any two columns is no greater than 1.
- Both we and wr should be small numbers compared to the code length n and the number of rows in

H. Normally,

the code rate of LDPC codes is R = 1 - (wc/wr).

### **Irregular codes**

An irregular LDPC code has a parity-check matrix H that has a variable wc or wr. In general, the bit error rate (BER)

performance of irregular LDPC codes is better than that of regular LDPC codes

#### REGULAR LDPC CODES

THE NUMBER OF 1'S IN ANY ROW OF PARITY CHECK MATRIX (H) WILL BE EQUAL AND THE SAME APPLIES TO COLUMN ALSO.

#### **EXAMPLE:**

#### **IRREGULAR LDPC CODES**

THE NUMBER OF 1'S WILL BE DIFFERENT IN ROW'S AND COLUMNS OF PARITY CHECK MATRIX (H).

#### EXAMPLE:

$$H = \begin{bmatrix} 1 & 1 & 0 & 0 & 1 & 0 \\ 1 & 1 & 0 & 1 & 0 & 1 \\ 1 & 1 & 1 & 0 & 1 & 1 \end{bmatrix}$$

## **INTRODUCTION**



### **Encoding of LDPC Codes**

#### **Gauss Jordan Elimination**

$$pT=B-AxT$$

Lower Triangular Based Encoding

### **Systematic Encoding**

$$\{c1, \cdots, cN-M\} = \{u1, \cdots, uN-M\}$$

ci are recursively computed by using the lower-triangular shape:

$$ci = -pci \times (c1, \dots, ci-1)T$$
, for  $i \in \{N - M + 1, \dots, N - M + M1\}$ 

### **Other Techniques**

Iterative Encoding

Low Density Generator Matrices

Cyclic Parity Matrices





cyclic parity technique

## LITERATURE SURVEY



### 1. Gallager Codes -Recent Results, David J.C. MacKay Cavendish Laboratory, Cambridge

- This paper reviews low–density parity–check codes (Gallager codes).
- Also compare the ldpc codes with other codes like Turbo codes and Repeat-accumulate codes.
- Describing experiments on Gallager codes with small block lengths.
- Stopping rules for the decoding of sparse graph codes

## 2. Efficient Encoding of Low-Density Parity-Check Codes, Thomas J. Richardson and Rüdiger L. Urbanke

- In this paper, we consider the encoding problem for LDPC codes.
- This paper gave the idea of graphical representation of the regular ldpc codes.
- It also reviews the algorithms used in ldpc code encoding.



## LITERATURE SURVEY

### 3. Parallel Decoding Architectures for Low Density Parity Check Codes, C. Howland and A. Blanksby

- This paper proposed a parallel architecture for decoding low density parity check codes.
- The feasibility of this architecture is demonstrated through implementation of 1024 bit,rate -½, soft decision parallel decoder.
- It also explains the message passing algorithm.

### 4.Low-Density Parity-Check Codes for Digital Subscriber Lines.E. Eleftheriou and S. Ölçer

- The paper investigates the application of low-density parity-check (LDPC) codes to digital subscriber-line(DSL) transmission systems
- It also provides the bandwidth efficient LDPC -coded modulation.
- Implementation complexity is analyzed and compared with that of trellis-coded modulation as employed in current asymmetric DSL transceivers.



## Methodology



- Use the min-sum algorithm with llr decoder algorithm
- Write Verilog code for the hardware implementation
- Use ModelSim to compile, simulate and view the waveforms.
- Use Quartus Prime for RTL Simulation
- Use DESim for DE-10 lite fpga implementation simulation
- Compare BER of Hard Decision Algorithm and Min Sum Algorithm using Matlab

## **BLOCK DIAGRAM**





## **Min-Sum Algorithm**





codeword

**STEP 1 Initialization:** Set i = 0 and the maximum number of iterations to  $I_{max}$ . Set  $q_{vc} = y_v$ .

**STEP 2 Check node update:** at check node  $0 \le c \le \gamma m - 1$ , for  $0 \le v < \rho m - 1$ , compute  $\sigma_{cv}^{(i)}$  by

$$\sigma_{cv} = \alpha \cdot \min_{v' \in \mathcal{N}(c) \setminus v} |q_{cv'}| \cdot \prod_{v' \in \mathcal{N}(c) \setminus v} \operatorname{sign}(q_{cv'})$$

**STEP 3 Variable node update:** At variable node  $0 \le v < \rho m - 1$ , for  $0 \le c \le \gamma m - 1$ , compute  $q_{vc}$  and  $z_v$  by

$$q_{vc} = y_v + \sum_{c' \in \mathcal{M}(v) \setminus c} \sigma_{c'v}$$

$$z_v = y_v + \sum_{c \in \mathcal{M}(v)} \sigma_{cv}$$

**STEP 4 Tentative decode:** If sign  $(\mathbf{z}) \cdot \mathbf{H}^T = 0$  or  $I_{max}$  is reached, go to (5). Otherwise,  $i \leftarrow i + 1$  and go to (2).

**STEP 5 Termination:** Take sign(z) as the decoded codeword and stop the decoding process.

## Message Packing and Alignment

























```
Idpc_encode.m × Idpc_decode.m × +
10 -
       clc;
11 -
       format compact;
12 -
       clear all;
13 -
       coderate = 0.5;
14 -
       mode = '16qm';
15
       % modulate = 'bpsk' 'qpsk' '16qm'
16 -
       SNR = 7.7;
17
18 -
       if coderate == 0.5
19 -
           X=randi(9216*coderate,1);
20
           %X=zeros(9216*coderate,1);
21 -
22 -
           load data\G.mat
           PC = mod((X*X), 2);
23 -
           MSG(1:4608)=PC';
24 -
           MSG(4608+1:4608+4608)=X;
           %col order=[0 1 2 3 4 5 9 10 11 13 15 16 17 19 20 22 23 24 26 27 31 32 33 34 36 37 38 39 41 4
25
26 -
           load data\col order.mat
27 -
           for i=1:9216
                C(col_order(i)+1)=MSG(i);
28 -
29 -
            end
30 -
        end
31
32 -
       if coderate == 0.75
33 -
           X=randint(9216*coderate,1);
<
Command Window
```

Hard Decision BER: 8104

Min-Sum Alogorithm BER: 7752





## APPLICATIONS/FUTURE SCOPE



**3GPP - 5G NR** 

ETSI - DVB-S2X, DVB-S2, DVB-T2, DVB-T2-Lite, DVB-C2, GMR-1

IEEE - IEEE 802.3 (10 GBASE-T), IEEE 802.11 (WiFi), IEEE 802.15.3c (60 GHz PHY),IEEE 802.16 (Mobile WiMAX), IEEE 802.22 (WRAN)

Others - ATSC 3.0, DOCSIS 3.1, CCSDS, CMMB, DTMB(DMB-T/H),ITU-TG.hn (G.9960),WiMedia 1.5 UWB

Drafts - DVB-NGH, IEEE 802.11ac (WiFi), IEEE 802.11ad (WiGig)

## **CONCLUSION**

- Understand advancements in the field of Linear Block Codes, LDPC Codes Basics, LDPC
   Codes and its rateless relatives, types of LDPC Encoding and Decoding etc.
- DESim is used for the FPGA implementation
- Which is an emulator of DE-10 lite FPGA Kit by "FPGAcademy"
- RTL simulation is done using Quartus Prime and RTL
- Verification of DESim output using ModelSim.
- BER for Hard Decision Algorithm and Min-Sum Algorithm are compared where Min Sum has low bit error rate.
- Waveform for modulations is obtained using ldpc encoding- decoding simulation using Matlab.

## REFERENCES



- Near Shannon Limit Performance of Low Density Parity Check Codes David J.C. MacKay, Radford M. Neal
- Gallager Codes Recent Results David J. C. MacKay
- Comprehensive Algorithmic Review and Analysis of LDPC Codes, Waheed Ullah, University of the Witwatersrand, Abid Yahya, Universiti Malaysia Perlis
- Reduced Complexity Iterative Decoding of Low-Density Parity Check Codes Based on Belief Propagation Marc P. C.
   Fossorier, Member, IEEE, Miodrag Mihaljevic, and Hideki Imai, ´Fellow, IEEE
- Implementation of Near Shannon Limit Error-Correcting Codes Using Reconfigurable Hardware, Benjamin Levine, R Reed
   Taylor, Herman Schmit
- Parallel Decoding Architectures for Low Density Parity Check Codes, C.Howland and A. Blanksby
- A 220mW 1Gb/s 1024-Bit Rate-1/2 Low Density Parity Check Decoder, Chris Howland and Ansrew Blanksby, High Speed Communications VLSI Research Department, Agere Systems, Holmdel NJ 07733
- Joint Code and Decoder Design for Implementation Oriented (3, k)- regular LDPC Codes, Tong Zhang and Keshab K. Parhi, Department of Electrical and Computer Engineering, University of Minnesota, Minneapolis, MN 55455, USA
- Low-Density Parity-Check Codes and Their Rateless Relatives, Nicholas Bonello, Sheng Chen and Lajos Hanzo

## REFERENCES



- Performance Analysis and Code Optimization of Low Density Parity-Check Codes on Rayleigh Fading Channels Jilei Hou,
   Student Member, IEEE, Paul H. Siegel, Fellow, IEEE, and Laurence B. Milstein, Fellow, IEEE
- Performance Comparison of Layered Space Time Codes Ka Leong Lo, Slavica Marinkovic, Zhuo Chen and Branka Vucetic
   The School of Electrical and Information Engineering, The University of Sydney, NSW 2006, Australia
- Low-Density Parity-Check (LDPC) Coded OFDM Systems with M-PSK, Hisashi Futaki, Tomoaki Ohtsuki, Graduate School of Science and Technology, Tokyo University of Science, Faculty of Science and TEchnology, Tokyo University of Science
- Reduced-Complexity Decoding of Q-ary LDPC Codes for Magnetic Recording Hongxin Song, Member, IEEE, and J. R. Cruz, Fellow, IEEE
- Efficient Encoding of Low-Density Parity-Check Codes Thomas J. Richardson and Rüdiger L. Urbanke
- High Throughput Low-Density Parity-Check Decoder Architectures, Engling Yeo, Payam Pakzad, Borivoje Nikolić, and Venkat Anantharam Department of Electrical Engineering and Computer Sciences, University of California, Berkeley, CA 94720-1770
- VLSI Implementation-Oriented (3,k)-Regular Low-Density Parity-Check Codes, Tong Xhang and Keshab K.Parhi, Department
  of Electrical and Computer Engineering, University of Minnesota, Minneapolis, MN 55455, USA
- Low Density Parity Check Codes over GF(q), Matthew C. Davey and David J. C MacKay, Cavendish Laboratory, Cambridge CB3 OHE, England

# THANKYOU